DocumentCode :
1516209
Title :
Toward Bug-free Multicore SoC Architectures: System Validation with Transaction-Level Models
Volume :
28
Issue :
3
fYear :
2011
Firstpage :
4
Lastpage :
4
Abstract :
This theme issue brings to D&T readers important recent advances in functional verification of multicore SoC architectures using transaction-level models. Such a system-level approach is advocated to manage verification complexity and catch bugs early in the design cycle, so that the potential of multicore architectures can be realized for higher performance, power management, and functional diversity. Also in this issue are two features on testing and fault tolerance.
Keywords :
SoC architecture; design and test; fault tolerance; multicore architecture; simulation; testing; transaction-level models; verification;
fLanguage :
English
Journal_Title :
Design & Test of Computers, IEEE
Publisher :
ieee
ISSN :
0740-7475
Type :
jour
DOI :
10.1109/MDT.2011.68
Filename :
5766807
Link To Document :
بازگشت