DocumentCode :
1517858
Title :
Several Key Issues on Implementing Delay Line Based TDCs Using FPGAs
Author :
Wu, Jinyuan
Author_Institution :
Fermi Nat. Accel. Lab., Batavia, IL, USA
Volume :
57
Issue :
3
fYear :
2010
fDate :
6/1/2010 12:00:00 AM
Firstpage :
1543
Lastpage :
1548
Abstract :
This paper discusses implementation of the Wave Union TDC, a novel scheme of FPGA TDC to improve time measurement precision using multiple measurements, along with several other topics in FPGA delay line based TDCs. FPGA specific issues such as considerations on the delay line choice in different FPGA families and encoding logic are first examined. Next, common problems for both FPGA TDCs and ASIC TDCs such as schemes of coarse time counter implementation, bin-by-bin calibration and noise issues due to single ended signals are discussed. Several resource/power saving design approaches for various processing stages are described in the document.
Keywords :
delays; field programmable gate arrays; ASIC TDC; FPGA TDC; bin-by-bin calibration; coarse time counter implementation; delay line based TDC; encoding logic; measurement precision; multiple measurements; noise issues; power saving design; single ended signals; wave union TDC; Application specific integrated circuits; Calibration; Clocks; Counting circuits; Delay lines; Field programmable gate arrays; Logic design; Registers; Time measurement; Timing; Fast timing; front end electronics; time to digital converters;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.2010.2045901
Filename :
5485143
Link To Document :
بازگشت