Title :
Analysis of an all-digital maximum likelihood carrier phase and clock timing synchronizer for eight phase-shift keying modulation
Author :
De Gaudenzi, Riccardo ; Vanghi, Vieri
Author_Institution :
Eur. Space Agency, Eur. Space Res. & Technol. Centre, Noordwijk, Netherlands
Abstract :
An all-digital trellis-coded 8PSK (TC-8PSK) demodulator well suited for VLSI implementation, including maximum likelihood estimation decision-directed (MLE-DD) carrier phase and clock timing recovery, is introduced and analysed. By simply removing the trellis decoder the demodulator can efficiently cope with uncoded 8PSK signals. The proposed MLE-DD synchronisation algorithm requires one sample for the phase and two samples per symbol for the timing loop. The joint phase and timing discriminator characteristics are analytically derived and numerical results checked by means of computer simulations. An approximated expression for steady-state carrier phase and clock timing mean square error has been derived and successfully checked with simulation findings. Synchronizer deviation from the Cramer Rao bound is also discussed. Mean acquisition time for the digital synchronizer has also been computed and checked, using the Monte Carlo simulation technique. Finally TC-8PSK digital demodulator performance in terms of bit error rate and mean time to lose lock, including digital interpolators and synchronization loops, is presented
Keywords :
Clocks; Computer simulation; Demodulation; Maximum likelihood decoding; Maximum likelihood estimation; Mean square error methods; Steady-state; Synchronization; Timing; Very large scale integration;
Journal_Title :
Communications, IEEE Transactions on
DOI :
10.1109/TCOMM.1994.577106