DocumentCode :
1522754
Title :
The impact of intra-die device parameter variations on path delays and on the design for yield of low voltage digital circuits
Author :
Eisele, Martin ; Berthold, Jorg ; Schmitt-Landsiedel, Doris ; Mahnkopf, Reinhard
Author_Institution :
Inst. of Tech. Electron., Tech. Univ. Munchen, Germany
Volume :
5
Issue :
4
fYear :
1997
Firstpage :
360
Lastpage :
368
Abstract :
The yield of low voltage digital circuits is found to he sensitive to local gate delay variations due to uncorrelated intra-die parameter deviations. Caused by statistical deviations of the doping concentration they lead to more pronounced delay variations for minimum transistor sizes. Their influence on path delays in digital circuits is verified using a carry select adder test circuit fabricated in 0.5 and 0.35 /spl mu/m complementary metal-oxide-semiconductor (CMOS) technologies with two different threshold voltages. The increase of the path delay variations for smaller device dimensions and reduced supply voltages as well as the dependence on the path length is shown. It is found that circuits with a large number of critical paths and with a low logic depth are most sensitive to uncorrelated gate delay variations. Scenarios for future technologies show the increased impact of uncorrelated delay variations on digital design. A reduction of the maximal clock frequency of 10% is found for, for example, highly pipelined systems realized in a 0.18-/spl mu/m CMOS technology.
Keywords :
CMOS logic circuits; adders; delays; integrated circuit design; integrated circuit yield; logic design; 0.18 micron; 0.35 micron; 0.5 micron; CMOS circuit; carry select adder; critical path; design; doping concentration; gate delay; intra-die device parameter variations; logic depth; low voltage digital circuit; path delay; pipelined system; threshold voltage; yield; Adders; CMOS digital integrated circuits; CMOS logic circuits; CMOS technology; Circuit testing; Delay; Digital circuits; Doping; Low voltage; Threshold voltage;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.645062
Filename :
645062
Link To Document :
بازگشت