DocumentCode :
1522831
Title :
Gate sizing for constrained delay/power/area optimization
Author :
Coudert, Olivier
Author_Institution :
Synopsys Inc., Mountain View, CA, USA
Volume :
5
Issue :
4
fYear :
1997
Firstpage :
465
Lastpage :
472
Abstract :
Gate sizing has a significant impact on the delay, power dissipation, and area of the final circuit. It consists of choosing for each node of a mapped circuit a gate implementation in the library so that a cost function is optimized under some constraints. For instance, one wants to minimize the power consumption and/or the area of a circuit under some user-defined delay constraints, or to obtain the fastest circuit within a given power budget. Although this technology-dependent optimization has been investigated for years, the proposed approaches sometimes rely on assumptions, cost models, or algorithms that make them unrealistic or impossible to apply on real-life large circuits. We discussed here a gate sizing algorithm (GS), and show how it is used to achieve constrained optimization. It can be applied on large circuits within a reasonable CPU time, e.g., minimizing the power of a 10000 gates circuit under some delay constraint in 2 h.
Keywords :
circuit optimisation; delays; logic CAD; logic gates; constrained delay/power/area optimization; constrained optimization; cost function; delay constraint; gate sizing; mapped circuit; power consumption; technology-dependent optimization; user-defined delay constraints; Central Processing Unit; Circuits; Constraint optimization; Cost function; Delay effects; Design optimization; Energy consumption; Libraries; Power dissipation; Read only memory;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.645073
Filename :
645073
Link To Document :
بازگشت