DocumentCode :
1523589
Title :
Testing Comparison and Delay Faults of TCAMs With Asymmetric Cells
Author :
Li, Jin-Fu
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Jhongli, Taiwan
Volume :
18
Issue :
6
fYear :
2010
fDate :
6/1/2010 12:00:00 AM
Firstpage :
912
Lastpage :
920
Abstract :
Ternary content addressable memory (TCAM) is one key component in high-performance networking applications. An asymmetric TCAM cell consists of a binary content addressable memory (BCAM) bit and a mask bit. In this paper, we analyze comparison faults of the asymmetric TCAM cell based on BCAM comparison faults. Also, two delay faults for covering delay defects in the comparison circuits of a TCAM are proposed. Then two march-like test algorithms TH and TPAE are proposed to cover the comparison faults and delay faults of the comparison circuits in TCAMs with asymmetric cells. The test algorithm TH requires 7N Write operations and (3N + 2B) Compare operations to cover the comparison faults of an N ?? B-bit TCAM with Hit output only; and the test algorithm Tpae requires 4N Write operations and (3N + 2B) Compare operations to cover the comparison faults of an N ?? B-bit TCAM with priority address encoder (PAE) output.
Keywords :
circuit testing; content-addressable storage; delays; asymmetric TCAM cell; binary content addressable memory bit; delay faults; march-like test algorithms; mask bit; priority address encoder; ternary content addressable memory; Asymmetric ternary content addressable memory (TCAM) cell; TCAM; comparison faults; delay faults; march tests; memory testing;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2017903
Filename :
5299103
Link To Document :
بازگشت