DocumentCode :
1523711
Title :
AMGIE-A synthesis environment for CMOS analog integrated circuits
Author :
Van der Plas, Geert ; Debyser, Geert ; Leyn, Francky ; Lampaert, Koen ; Vandenbussche, Jan ; Gielen, Georges G E ; Sansen, Willy ; Veselinovic, Petar ; Leenarts, D.
Author_Institution :
ESAT, Katholieke Univ., Leuven, Heverlee, Belgium
Volume :
20
Issue :
9
fYear :
2001
fDate :
9/1/2001 12:00:00 AM
Firstpage :
1037
Lastpage :
1058
Abstract :
A synthesis environment for analog integrated circuits is presented that is able to drastically increase design and layout productivity for analog blocks. The system covers the complete design flow from specification over topology selection and optimal circuit sizing down to automatic layout generation and performance characterization. It follows a hierarchical refinement strategy for more complex cells and is process independent. The sizing is based on an improved equation-based optimization approach, where the circuit behavior is characterized by declarative models that are then converted in a sequential design plan. Supporting tools have been developed to reduce the total effort to set up a new circuit topology in the system´s database. The performance-driven layout generation tool guarantees layouts that satisfy all performance constraints. Redesign support is included in the design flow management to perform backtracking in case of design problems. The experimental results illustrate the productiveness and efficiency of the environment for the synthesis and process tuning of frequently used analog cells
Keywords :
CMOS analogue integrated circuits; circuit CAD; integrated circuit design; AMGIE; CMOS analog integrated circuit; automatic layout generation; backtracking; circuit topology; declarative model; design flow management; design reuse; efficiency; hierarchical refinement; performance optimization; process tuning; productivity; redesign support; sequential design; specification; synthesis environment; transistor sizing; Analog integrated circuits; CMOS analog integrated circuits; Character generation; Circuit synthesis; Circuit topology; Databases; Design optimization; Equations; Integrated circuit synthesis; Productivity;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.945301
Filename :
945301
Link To Document :
بازگشت