Title :
An On-Chip NBTI Sensor for Measuring pMOS Threshold Voltage Degradation
Author :
Keane, John ; Kim, Tae-Hyoung ; Kim, Chris H.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Minnesota, Minneapolis, MN, USA
fDate :
6/1/2010 12:00:00 AM
Abstract :
Negative bias temperature instability (NBTI) is one of the most critical device reliability issues in sub-130 nm CMOS processes. In order to better understand the characteristics of this mechanism, accurate and efficient means of measuring its effects must be explored. In this work, we describe an on-chip NBTI degradation sensor using a delay-locked loop (DLL), in which the increase in pMOS threshold voltage due to NBTI stress is translated into a control voltage shift in the DLL for high sensing gain. The proposed sensor is capable of supporting both DC and AC stress modes. Measurements from a test chip fabricated in a 130 nm bulk CMOS process show an average gain of 10 in the operating range of interest, with measurement times in tens of microseconds possible for minimal unwanted threshold voltage recovery. NBTI degradation readings across a range of operating conditions are presented to demonstrate the flexibility of this system.
Keywords :
CMOS integrated circuits; delay lock loops; integrated circuit reliability; internal stresses; sensors; voltage measurement; AC stress mode; DC stress mode; bulk CMOS process; critical device reliability; delay-locked loop; negative bias temperature instability; on-chip NBTI sensor; pMOS threshold voltage degradation; size 130 nm; Delay locked loop (DLL); negative bias temperature instability (NBTI); reliability;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2009.2017751