Title :
A Frequency Synthesizer With Optimally Coupled QVCO and Harmonic-Rejection SSBmixer for Multi-Standard Wireless Receiver
Author :
Huang, Deping ; Li, Wei ; Zhou, Jin ; Li, Ning ; Chen, Jinghong
Author_Institution :
State Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
fDate :
6/1/2011 12:00:00 AM
Abstract :
This paper presents a wide-band fractional-N frequency synthesizer for multi-standard cellular and short-range wireless communication receivers. The synthesizer covers the frequency band from 1.8 to 6 GHz and supports the standards of DCS1800, WCDMA, TD-SCDMA, WLAN802.11 a/b/g and Bluetooth. Architecture design and frequency planning are carefully performed to tradeoff wide frequency range and power efficiency. A quadrature voltage-controlled oscillator (QVCO) with a new phase shifter scheme is developed which shows better phase noise performance and more stable oscillation. Combining harmonic rejection and single sideband mixing, a harmonic-rejection SSBmixer (HR-SSBmixer) is developed to suppress unwanted sidebands and spurious signals. It serves as a power-saving solution to generate the LO signal for the 802.11a mode by avoiding power-hungry poly-phase filters or high-frequency LO buffers and dividers. The synthesizer is designed in a 0.13-μm CMOS technology. It occupies an active area of 1.86 mm2 and consumes 35.6 to 52.62 mW of power. Measurement results show that the synthesizer is able to provide in-phase and quadrature-phase (I/Q) signals supporting the standards mentioned above.
Keywords :
Bluetooth; CMOS integrated circuits; cellular radio; circuit oscillations; code division multiple access; frequency synthesizers; harmonics suppression; mixers (circuits); phase noise; phase shifters; radio receivers; time division multiplexing; voltage-controlled oscillators; wireless LAN; Bluetooth; CMOS technology; DCS1800; LO signal; TD-SCDMA; WCDMA; WLAN802.11 a/b/g; architecture design; frequency 1.8 GHz to 6 GHz; frequency planning; frequency range; harmonic-rejection SSBmixer; in-phase signal; multistandard cellular; multistandard wireless receiver; optimally coupled QVCO; phase noise; phase shifter; power 35.6 mW to 52.62 mW; power efficiency; power-saving solution; quadrature voltage-controlled oscillator; quadrature-phase signal; short-range wireless communication receiver; sideband suppression; single sideband mixing; size 0.13 mum; spurious signal; stable oscillation; wide-band fractional-N frequency synthesizer; Couplings; Frequency synthesizers; Phase noise; Phase shifters; Synthesizers; Transistors; Automatic frequency control; QVCO; frequency synthesizer; harmonic rejection; multi-standard wireless communication; phase noise; single sideband mixer;
Journal_Title :
Solid-State Circuits, IEEE Journal of
DOI :
10.1109/JSSC.2011.2124970