DocumentCode :
1524870
Title :
7.4 Gb/s 6.8 mW Source Synchronous Receiver in 65 nm CMOS
Author :
Hossain, Masum ; Carusone, Anthony Chan
Author_Institution :
Edward S. Rogers Sr. Dept. of Electr. & Comput. Eng., Univ. of Toronto, Toronto, ON, Canada
Volume :
46
Issue :
6
fYear :
2011
fDate :
6/1/2011 12:00:00 AM
Firstpage :
1337
Lastpage :
1348
Abstract :
A high-frequency jitter tolerant receiver in 65 nm CMOS is presented. Jitter tolerance is improved by tracking correlated jitter using a pulsed clock forwarded from the transmitter side. The clock receiver comprises two injection locked oscillators to frequency-multiply, deskew, and adjust jitter tracking bandwidth. Different data rates and latency mismatch between the clock and data paths are accommodated by a jitter tracking bandwidth that is controllable up to 300 MHz. Each receiver consumes 0.92 pJ/bit operating at 7.4 Gb/s and has a jitter tolerance of 1.5 UI at 200 MHz.
Keywords :
CMOS integrated circuits; jitter; receivers; CMOS; bit rate 7.4 Gbit/s; frequency 200 MHz; high-frequency jitter tolerant receiver; jitter tracking bandwidth; power 6.8 mW; pulsed clock; size 65 nm; synchronous receiver; Bandwidth; Clocks; Jitter; Phase locked loops; Receivers; Synchronization; Transfer functions; Injection locking; jitter tracking; source synchronous;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2011.2131730
Filename :
5772994
Link To Document :
بازگشت