Title :
Testability aspects of folded source-coupled logic
Author :
González, J.L. ; Rubio, A.
Author_Institution :
Dept. of Electron. Eng., Univ. Politecnica de Catalunya, Barcelona, Spain
fDate :
12/1/1997 12:00:00 AM
Abstract :
Several low noise logic schemes for mixed mode integrated circuit design have been presented over the last few years. These logic approaches are used to diminish the level of switching noise generated by the digital part of the circuit, In the paper the testability of one of these approaches is analysed: folded source-coupled logic (FSCL). A basic FSCL inverter with two kind of realistic fault (bridge and open circuit, including floating gates) is simulated. The effects of the realistic faults in various observable magnitudes are presented and discussed, and some test approaches are suggested
Keywords :
CMOS logic circuits; fault diagnosis; integrated circuit testing; logic gates; logic testing; mixed analogue-digital integrated circuits; FSCL inverter; bridge fault; floating gates; folded source-coupled logic; low noise logic scheme; mixed mode integrated circuit design; open circuit fault; switching noise; testability;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:19971551