DocumentCode :
1525276
Title :
Design of packet-fair queuing schedulers using a RAM-based searching engine
Author :
Chao, H. Jonathan ; Jenq, Yau-Ren ; Guo, Xiaolei ; Lam, Cheuk H.
Author_Institution :
Dept. of Electr. Eng., Polytech. Univ., Brooklyn, NY, USA
Volume :
17
Issue :
6
fYear :
1999
fDate :
6/1/1999 12:00:00 AM
Firstpage :
1105
Lastpage :
1126
Abstract :
The implementation of packet-fair queuing (PFQ) schedulers, which aim at approximating the generalized processor sharing (GPS) policy, is a central issue for providing multimedia services with various quality-of-service (QoS) requirements in packet-switching networks. In the PFQ scheduler, packets are usually time stamped with a value based on some algorithm and are transmitted with an increasing order of the time-stamp values. One of the most challenging issues is to search for the smallest time-stamp value among hundreds of thousands of sessions. In this paper, we propose a novel RAM-based searching engine (RSE) to speed up the searching process by using the concept of hierarchical searching with a tree data structure. The time for searching the smallest time stamp is independent of the number of sessions in the system and is only bounded by the memory accesses needed. The RSE can be implemented with commercial memory and field programmable gate array (FPGA) chips in a cost-effective manner. With the extension of the RSE, we propose a two-dimensional (2-D) RSE architecture to implement a general shaper-scheduler. Other challenging issues, such as time-stamp overflow and aging, are also addressed in the paper
Keywords :
multimedia communication; packet switching; processor scheduling; quality of service; queueing theory; tree data structures; tree searching; FPGA chips; GPS policy; PFQ schedulers; QoS; RAM-based searching engine; aging; field programmable gate array; generalized processor sharing policy; hierarchical searching; multimedia services; overflow; packet-fair queuing schedulers; packet-switching network; quality-of-service; searching process; shaper-scheduler; tree data structure; two-dimensional RSE architecture; Aging; Field programmable gate arrays; Global Positioning System; Processor scheduling; Quality of service; Random access memory; Scheduling algorithm; Search engines; Tree data structures; Two dimensional displays;
fLanguage :
English
Journal_Title :
Selected Areas in Communications, IEEE Journal on
Publisher :
ieee
ISSN :
0733-8716
Type :
jour
DOI :
10.1109/49.772442
Filename :
772442
Link To Document :
بازگشت