DocumentCode :
1528312
Title :
Design of Class-E Amplifier With MOSFET Linear Gate-to-Drain and Nonlinear Drain-to-Source Capacitances
Author :
Xiuqin Wei ; Sekiya, Hiroo ; Kuroiwa, S. ; Suetsugu, Tadashi ; Kazimierczuk, Marian K.
Author_Institution :
Grad. Sch. of Adv. Integration Sci., Chiba Univ., Chiba, Japan
Volume :
58
Issue :
10
fYear :
2011
Firstpage :
2556
Lastpage :
2565
Abstract :
This paper presents expressions for the waveforms and design equations to satisfy the ZVS/ZDS conditions in the class-E power amplifier, taking into account the MOSFET gate-to-drain linear parasitic capacitance and the drain-to-source nonlinear parasitic capacitance. Expressions are given for power output capability and power conversion efficiency. Design examples are presented along with the PSpice-simulation and experimental waveforms at 2.3 W output power and 4 MHz operating frequency. It is shown from the expressions that the slope of the voltage across the MOSFET gate-to-drain parasitic capacitance during the switch-off state affects the switch-voltage waveform. Therefore, it is necessary to consider the MOSFET gate-to-drain capacitance for achieving the class-E ZVS/ZDS conditions. As a result, the power output capability and the power conversion efficiency are also affected by the MOSFET gate-to-drain capacitance. The waveforms obtained from PSpice simulations and circuit experiments showed the quantitative agreements with the theoretical predictions, which verify the expressions given in this paper.
Keywords :
capacitance; power MOSFET; power amplifiers; zero voltage switching; MOSFET gate-to-drain linear parasitic capacitance; PSpice-simulation; ZVS-ZDS conditions; class-E power amplifier design; drain-to-source nonlinear parasitic capacitance; frequency 4 MHz; power 2.3 W; power conversion efficiency; power output capability; switch-off state; switch-voltage waveform; zero-derivative switching; zero-voltage switching; Logic gates; Parasitic capacitance; Power MOSFET; Switches; Zero voltage switching; Class-E power amplifier; MOSFET drain-to-source nonlinear parasitic capacitance; MOSFET gate-to-drain parasitic capacitance; class-E ZVS/ZDS conditions;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2011.2123490
Filename :
5776720
Link To Document :
بازگشت