Title :
Resource Efficient Implementation of Low Power MB-OFDM PHY Baseband Modem With Highly Parallel Architecture
Author :
Hwang, Seok Joong ; Han, Youngsun ; Kim, Seon Wook ; Park, Jongsun ; Min, Byung Gueon
Author_Institution :
Sch. of Electr. Eng., Korea Univ., Seoul, South Korea
fDate :
7/1/2012 12:00:00 AM
Abstract :
The multi-band orthogonal frequency-division multiplexing modem needs to process large amount of computations in short time for support of high data rates, i.e., up to 480 Mbps. In order to satisfy the performance requirement while reducing power consumption, a multi-way parallel architecture has been proposed. But the use of the high degree parallel architecture would increase chip resource significantly, thus a resource efficient design is essential. In this paper, we introduce several novel optimization techniques for resource efficient implementation of the baseband modem which has highly, i.e., 8-way, parallel architecture, such as new processing structures for a (de)interleaver and a packet synchronizer and algorithm reconstruction for a carrier frequency offset compensator. Also, we describe how to efficiently design several other components. The detailed analysis shows that our optimization technique could reduce the gate count by 27.6% on average, while none of techniques degraded the overall system performance. With 0.18-μm CMOS process, the gate count and power consumption of the entire baseband modem were about 785 kgates and less than 381 mW at 66 MHz clock rate, respectively.
Keywords :
CMOS integrated circuits; OFDM modulation; integrated circuit design; low-power electronics; modems; parallel architectures; resource allocation; 8-way parallel architecture; CMOS process; carrier frequency offset compensator; chip resource; clock rate; data rate; deinterleaver; frequency 66 MHz; gate count; high degree parallel architecture; low power MB-OFDM PHY baseband modem; multiband orthogonal frequency-division multiplexing modem; multiway parallel architecture; optimization technique; packet synchronizer; power consumption; processing structure; resource efficient design; resource efficient implementation; size 0.18 mum; Adders; Baseband; Computer architecture; Logic gates; Modems; Multiplexing; Synchronization; Baseband modem; multi-band orthogonal frequency-division multiplexing (MB-OFDM); parallel architecture; resource optimization; ultra wideband (UWB);
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2011.2148132