DocumentCode :
1528574
Title :
A Novel Interpolation Chip for Real-Time Multimedia Applications
Author :
Huang, Chien-Chuan ; Chen, Pei-Yin ; Ma, Ching-Hsuan
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Volume :
22
Issue :
10
fYear :
2012
Firstpage :
1512
Lastpage :
1525
Abstract :
Image scaling is an important technique that is widely used in many image processing applications. This paper presents a novel scaling algorithm for the implementation of 2-D image scalar. The proposed interpolation method is based on the interpolation error theorem often mentioned in numerical analysis. A bilateral error-amender is used to make the interpolation more precise, and an edge-weighted scheme enhances the edge features of the scaled images. Extensive experimental results demonstrate that the proposed method can obtain better performance than previous methods in both quantitative evaluation and visual quality. This paper also presents an efficient very large-scale integrated architecture for the proposed method. The cooperation and hardware sharing techniques greatly reduce hardware cost requirements. Using a nine-stage pipeline, the proposed scaling circuit contains 13 k gate counts and yields a processing rate of approximately 278 MHz using TSMC 0.13- μm technology. The hardware cost of the proposed circuit is low, making it a good candidate for high-quality image scaling applications.
Keywords :
VLSI; image enhancement; interpolation; multimedia communication; real-time systems; 2D image scalar; TSMC technology; VLSI; bilateral error-amender; cooperation techniques; edge feature enhancement; edge-weighted scheme; hardware cost requirements reduction; hardware sharing techniques; image processing applications; interpolation chip; interpolation error theorem; nine-stage pipeline; numerical analysis; quantitative evaluation; realtime multimedia applications; scaling circuit; size 0.13 mum; very large-scale integrated architecture; visual quality; Equations; Hardware; Image edge detection; Image quality; Interpolation; Kernel; Very large scale integration; Image scaling; interpolation; pipelined architecture; very large-scale integration (VLSI);
fLanguage :
English
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8215
Type :
jour
DOI :
10.1109/TCSVT.2012.2202080
Filename :
6209402
Link To Document :
بازگشت