DocumentCode :
1530976
Title :
4-channel rad-hard delay generation ASIC with 1 ns timing resolution for LHC
Author :
Toifl, Thomas ; Vari, Riccardo ; Moreira, Paulo ; Marchioro, Alessandro
Author_Institution :
EP Div., CERN, Geneva, Switzerland
Volume :
46
Issue :
3
fYear :
1999
fDate :
6/1/1999 12:00:00 AM
Firstpage :
139
Lastpage :
143
Abstract :
An ASIC was developed to precisely delay digital signals within the range of 0-24 ns in steps of 1 ns. To obtain well defined delay values independent of variations in process, supply voltage and temperature, four independent delay channels are controlled by a common control voltage derived from a delay-locked loop (DLL), which is synchronized to an external 40 MHz clock signal. The delay values of the four signal channels and the clock channel can be individually programmed via an I2C interface. Due to an automatic reset logic the chip does not need an external reset signal. A first version of the chip was developed in a non-rad-hard 0.8 μm technology and the successful prototype was then transferred to a radiation hard process (DMILL). Measurement results for both chip variants are presented
Keywords :
MOS digital integrated circuits; application specific integrated circuits; delay lock loops; nuclear electronics; radiation hardening (electronics); 1 ns timing resolution; ATLAS; DMILL; I2C interface; automatic reset logic; common control voltage; delay-locked loop; external 40 MHz clock signal; four-channel rad-hard delay generation ASIC; independent delay channels; radiation hard process; supply voltage; Application specific integrated circuits; Automatic logic units; Clocks; Delay; Radiation hardening; Signal processing; Synchronization; Temperature control; Timing; Voltage control;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/23.775503
Filename :
775503
Link To Document :
بازگشت