DocumentCode :
1532572
Title :
A precise on-chip voltage generator for a gigascale DRAM with a negative word-line scheme
Author :
Tanaka, Hitoshi ; Aoki, Masakazu ; Sakata, Takeshi ; Kimura, Shin´ichiro ; Sakashita, Narumi ; Hidaka, Hideto ; Tachibana, Tadashi ; Kimura, Katsutaka
Author_Institution :
Hitachi ULSI Syst. Co. Ltd., Tokyo, Japan
Volume :
34
Issue :
8
fYear :
1999
fDate :
8/1/1999 12:00:00 AM
Firstpage :
1084
Lastpage :
1090
Abstract :
A precise on-chip voltage generator for gigascale DRAM´s with a negative word-line scheme is described. It combines a charge-pump regulator and a series-pass regulator, and it also includes a positive and negative offset voltage generator that uses a bandgap generator with a differential amplifier. The proposed circuit was experimentally evaluated with a test device fabricated using a 0.3-μm process. The simulation results show that the series-pass regulator suppresses the noise on a word-line low voltage (negative) to below 30 mV for the word-line transient and VBB bouncing. A dc-voltage error of less than 6% without trimming is confirmed for the positive and negative offset voltage generator through the test device. These results show that the described scheme can be used in future low-voltage gigascale DRAM´s
Keywords :
DRAM chips; low-power electronics; voltage regulators; 0.3 micron; bandgap generator; charge-pump regulator; differential amplifier; low-voltage gigascale DRAM; negative word-line architecture; offset voltage generator; on-chip voltage generator; series-pass regulator; Capacitors; Charge pumps; Circuit testing; Hybrid power systems; Leakage current; Low voltage; Photonic band gap; Random access memory; Regulators; Threshold voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.777106
Filename :
777106
Link To Document :
بازگشت