DocumentCode :
1532578
Title :
Optimization of word-line booster circuits for low-voltage flash memories
Author :
Tanzawa, Toru ; Atsumi, Shigeru
Author_Institution :
Microelectron. Eng. Lab., Toshiba Corp., Yokohama, Japan
Volume :
34
Issue :
8
fYear :
1999
fDate :
8/1/1999 12:00:00 AM
Firstpage :
1091
Lastpage :
1098
Abstract :
Two word-line booster circuits, which output a word-line voltage for reading dash memory data, are analyzed and optimized. A capacitor-switched booster circuit outputs a voltage higher than the supply voltage by switching the connection state of one of more boosting capacitors with the load capacitor from parallel to series. The optimum number of capacitors and capacitance per boosting capacitor are obtained as a function of the voltage ratio of the required high voltage to the supply voltage. The operation current consumed by the boosting operation is also analytically derived. In addition, another booster circuit-Dickson charge-pump circuit-is optimized under the condition to maximize the output current at a high word-line voltage. Characteristics of the booster circuits are compared, and the selection of booster circuit for low-voltage flash memory is discussed
Keywords :
circuit optimisation; flash memories; low-power electronics; switched capacitor networks; Dickson charge pump circuit; capacitor switched circuit; low-voltage flash memory; optimization; word-line booster circuit; Boosting; Capacitance; Charge pumps; Data analysis; Driver circuits; Flash memory; Low voltage; Power generation; Switched capacitor circuits; Switching circuits;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.777107
Filename :
777107
Link To Document :
بازگشت