Title :
An asymmetrically doped buried-layer (ADB) structure for low-voltage mixed analog-digital CMOS LSI´s
Author :
Miyamoto, Masafumi ; Toyota, Kenji ; Seki, Koichi ; Nagano, Takahiro
Author_Institution :
Device Dev. Center, Hitachi Ltd., Tokyo, Japan
fDate :
8/1/1999 12:00:00 AM
Abstract :
A new CMOS structure has been developed that is distinguished by its asymmetrically doped buried layer (ADB). This structure makes it possible to achieve high drain output resistance and high transconductance necessary for high-performance analog circuits with a low-voltage power supply. The ADB structure has a high-impurity-concentration “pocket” layer near the channel edge of the buried layer only on the source side and a low-impurity surface region through the channel. The source-side channel region determines the threshold voltage and the drain-side channel region absorbs the drain potential. The low-impurity surface region reduces impurity scattering and enables high transconductance. The fabricated ADB CMOS structure increased the drain output resistance, transconductance, and saturation current down to a 0.3-μm channel length, as compared to a control structure. Furthermore, the drain junction capacitance was reduced because of the low impurity concentration beneath the drain region
Keywords :
CMOS integrated circuits; buried layers; impurity scattering; large scale integration; low-power electronics; mixed analogue-digital integrated circuits; 0.3 micron; asymmetrically doped buried layer structure; drain junction capacitance; drain output resistance; impurity concentration; impurity scattering; low-voltage mixed analog-digital CMOS LSI; pocket layer; saturation current; threshold voltage; transconductance; Analog circuits; Analog-digital conversion; Capacitance; Impurities; Large scale integration; MOSFETs; Semiconductor device modeling; Surface resistance; Transconductance; Voltage;
Journal_Title :
Electron Devices, IEEE Transactions on