DocumentCode :
1535471
Title :
A Scan Cell Design for Scan-Based Debugging of an SoC With Multiple Clock Domains
Author :
Yi, Hyunbean ; Kundu, Sandip ; Cho, Sangwook ; Park, Sungju
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Massachusetts, Amherst, MA, USA
Volume :
57
Issue :
7
fYear :
2010
fDate :
7/1/2010 12:00:00 AM
Firstpage :
561
Lastpage :
565
Abstract :
This brief presents a design-for-debug technique for a system-on-a-chip with multiple clock domains. We describe the debugging limitations that can exist between different clock domains when performing a scan-based debug methodology and then propose a scan cell and debug control logic to address those limitations. The proposed scan cell is designed to hold and shift the current or the previous state and support online debug. The debug control logic optimizes a core test infrastructure such as the IEEE 1500 test wrapper to minimize area overhead.
Keywords :
Clocks; Costs; Debugging; Design for disassembly; Latches; Logic testing; Observability; Resumes; Switches; System-on-a-chip; Design-for-debug (DfD); online debug; scan design; scan-based debug; system-on-a-chip (SoC) debugging;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2010.2049923
Filename :
5510052
Link To Document :
بازگشت