Title :
Composition Effects of
Dual-Doped
Author :
Cheng, Chin-Lung ; Horng, Jeng-Haur ; Jeng, Jin-Tsong ; Chiu, Min-Sheng
Author_Institution :
Inst. of Mech. & Electro-Mech. Eng., Nat. Formosa Univ., Huwei, Taiwan
fDate :
3/1/2010 12:00:00 AM
Abstract :
Metal-oxide-semiconductor (MOS) capacitors with metal-gate/high-k dielectric stacked films are a promising candidate to provide enhanced device performance. To study these issues, a comparative study of the composition effects of TixTay dual-doped HfOx/SiO2 stacked films as gate dielectrics of advanced MOS capacitors has been investigated. The related degradations of various TixTay dual-doped HfOx/SiO2 stacked dielectrics have been investigated under various postdeposition annealing (PDA). The results indicate that, by developing a proper composition with Ti1Ta3 dual doped in a HfOx/SiO2 stacked dielectric, enhanced electrical and reliability characteristics, including equivalent oxide thickness, leakage current density, hysteresis, interface trap density, stress-induced flatband-voltage shift, stress-induced leakage current (SILC), and defect generation rate, were demonstrated. The mechanisms related to a larger barrier height formed at the Si/dielectric interface, an induced more negative charges, and a more significant crystalline retardation characteristic can be attributed to a suitable TixTay dual-doped HfOx/SiO2 dielectric. Better reliability properties can be obtained by a suitable Ta content incorporated into the dielectric bulk. More Ti incorporated into the gate dielectric bulk can result in more significant charge trapping. Reliability degradation related to the SILC of capacitors can be attributed to the interface-trap-assisted tunneling at low electric fields.
Keywords :
MOS capacitors; annealing; dielectric materials; hafnium compounds; leakage currents; reliability; silicon compounds; tantalum; titanium; HfOx-SiO2:Ti,Ta; MOS capacitors; crystalline retardation characteristic; defect generation rate; dual-doped metal-gate-high-k dielectric stacked films; electrical characteristics; equivalent oxide thickness; gate dielectrics; hysteresis; interface trap density; interface-trap-assisted tunneling; leakage current density; metal-oxide-semiconductor capacitors; postdeposition annealing; reliability degradation; stress-induced flatband-voltage shift; stress-induced leakage current; Composition effects; defect generation rate; high- $k$ dielectric; reliability degradation; stress-induced flatband-voltage shift (SIFS); stress-induced leakage current (SILC);
Journal_Title :
Device and Materials Reliability, IEEE Transactions on
DOI :
10.1109/TDMR.2009.2035689