Title :
A Reconfigurable Embedded System for 1000 f/s Real-Time Vision
Author :
Komuro, Takashi ; Tabata, Tomohira ; Ishikawa, Masatoshi
Author_Institution :
Sch. of Inf. Sci. & Technol., Univ. of Tokyo, Tokyo, Japan
fDate :
4/1/2010 12:00:00 AM
Abstract :
In this paper, we proposed an architecture of embedded systems for high-frame-rate real-time vision on the order of 1000 f/s, which achieved both hardware reconfigurability and easy algorithm implementation while fulfilling performance demands. The proposed system consisted of an embedded microprocessor and field programmable gate arrays (FPGAs). A coprocessor consisting of memory units, direct memory access controller units, and image processing units were implemented in each FPGA. While the number of units and functions are reconfigurable by reprogramming the FPGAs, users can implement algorithms without hardware knowledge. A descriptor method in which the central processing unit gave instructions to each coprocessor through a register array enabled task-level parallel processing as well as pixel-level parallel processing in the processing units. The specifications of an evaluation system developed based on the proposed architecture, the results of performance evaluation, and application examples using the system were shown.
Keywords :
computer vision; coprocessors; embedded systems; field programmable gate arrays; logic arrays; parallel architectures; coprocessor; descriptor method; direct memory access controller units; embedded microprocessor; field programmable gate arrays; image processing units; memory units; pixel-level parallel processing; realtime vision; reconfigurable embedded system; register array; task-level parallel processing; FPGA; high-frame-rate real-time vision; high-speed vision; parallel processing;
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on
DOI :
10.1109/TCSVT.2009.2035832