DocumentCode :
1536063
Title :
Investigation of Isolation-Dielectric Effects of PDSOI FinFET on Capacitorless 1T-DRAM
Author :
Ryu, Seong-Wan ; Han, Jin-Woo ; Kim, Chung-Jin ; Choi, Yang-Kyu
Author_Institution :
Div. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
Volume :
56
Issue :
12
fYear :
2009
Firstpage :
3232
Lastpage :
3235
Abstract :
The isolation-dielectric effects of a FinFET structure with a partially depleted (PD) silicon-on-insulator (PDSOI) region as a charge storage node on the characteristics of 1T-DRAM are reported in this brief. By introducing the low-permittivity isolation dielectric as an isolation layer among the active regions, the body potential over the PDSOI region is reduced due to the decreased capacitive coupling between the gate and the PD region; hence, it yields a widened 1T-DRAM sensing margin despite high off-state and low on-state currents. The increased gate height shows the high sensitivity of the sensing margin through the isolation-dielectric permittivity in the PDSOI FinFET 1T-DRAM.
Keywords :
DRAM chips; MOSFET; silicon-on-insulator; OFF- state currents; PDSOI FinFET; capacitorless 1T-DRAM; isolation-dielectric effects; isolation-dielectric permittivity; low ON-state currents; low-permittivity isolation dielectric; partially depleted silicon-on-insulator; CMOS technology; Capacitance; Capacitors; Dielectrics; FinFETs; Immune system; Isolation technology; Mercury (metals); Permittivity; Silicon on insulator technology; 1T-DRAM; FinFET; gate height; isolation dielectric; partially depleted silicon-on-insulator (PDSOI); permittivity;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2009.2033412
Filename :
5308406
Link To Document :
بازگشت