Title :
Devices and Input Vectors are Shaping von Neumann Multiplexing
Author :
Beiu, Valeriu ; Ibrahim, Walid
fDate :
5/1/2011 12:00:00 AM
Abstract :
This paper starts by reviewing many of the gate-level reliability analyses of von Neumann multiplexing (vN-MUX). It goes on to detail very accurate device-level (CMOS technology specific) analyses of vN-MUX with respect to threshold voltage variations, taking into account both the gates´ topology as well as the input vectors. Such results are essential for a clear understanding of vN-MUX when considering the unreliable behavior of future nanodevices. These analyses should change the “view from the top” as revealing a different picture from the well-known gate-level theoretical and simulation results. The findings presented here are also able to explain certain apparently abnormal behaviors of vN-MUX reported based on Monte Carlo simulations, and should have implications for the appraisal and the design of future fault-tolerant nanoarchitectures.
Keywords :
fault tolerant computing; multiplexing; nanotechnology; semiconductor device reliability; Monte Carlo simulations; fault-tolerant nanoarchitectures; gate-level reliability analyses; threshold voltage variations; von Neumann multiplexing; Permission; CMOS; fault-tolerance; multiplexing; nanoarchitecture; reliability; threshold voltage; variations;
Journal_Title :
Nanotechnology, IEEE Transactions on
DOI :
10.1109/TNANO.2010.2059036