DocumentCode :
1536991
Title :
Resynthesis of combinational logic circuits for improved path delay fault testability using comparison units
Author :
Pomeranz, Irith ; Reddy, Sudhakar M.
Author_Institution :
Sch. of Electr. & Comput. Eng., Purdue Univ., West Lafayette, IN, USA
Volume :
9
Issue :
5
fYear :
2001
Firstpage :
679
Lastpage :
689
Abstract :
We propose a resynthesis method that modifies a given circuit to reduce the number of paths in the circuit and thus improve its path delay fault testability. The resynthesis procedure is based on replacing subcircuits of the given circuit by structures called comparison units. A subcircuit can be replaced by a comparison unit if it implements a function belonging to the class of comparison functions defined here. Comparison units are fully testable for stuck-at faults and for path delay faults. In addition, they have small numbers of paths and gates. These properties make them effective building blocks for resynthesis to improve the path delay fault testability of a circuit. Experimental results demonstrate considerable reductions in the number of paths and increased path delay fault testability. These are achieved without increasing the number of gates, or the number of gates along the longest path in the circuit. The random pattern testability for stuck-at faults remains unchanged.
Keywords :
combinational circuits; delays; design for testability; integrated circuit testing; logic design; logic testing; DFT; combinational logic circuits; comparison units; path delay fault testability; resynthesis method; Circuit faults; Circuit synthesis; Circuit testing; Combinational circuits; Delay effects; Design automation; Input variables; Logic testing; Robustness; System testing;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.953501
Filename :
953501
Link To Document :
بازگشت