DocumentCode :
1537152
Title :
Measurement and Evaluation of Power Analysis Attacks on Asynchronous S-Box
Author :
Wu, Jun ; Shi, Yiyu ; Choi, Minsu
Author_Institution :
Dept. of Electr. & Comput. Eng., Missouri Univ. of Sci. & Technol., Rolla, MO, USA
Volume :
61
Issue :
10
fYear :
2012
Firstpage :
2765
Lastpage :
2775
Abstract :
This paper demonstrates the hardware implementation of a recently proposed low-power asynchronous Advanced Encryption Standard substitution box (S-Box) design that is capable of being resistant to side channel attack (SCA). A specified SCA standard evaluation field-programmable gate array (FPGA) board (SASEBO-GII) is used to implement both synchronous and asynchronous S-Box designs. This asynchronous S-Box is based on self-time logic referred to as null convention logic (NCL), which supports a few beneficial properties for resisting SCAs: clock free, dual-rail encoding, and monotonic transitions. These beneficial properties make it difficult for an attacker to decipher secret keys embedded within the cryptographic circuit of the FPGA board. Comparisons on the resistance to SCAs of both the original and proposed S-Box design are presented, using differential power analysis (DPA) and correlation power analysis (CPA) attacks. The power measurement results showed that the NCL S-Box had 22%-26% lower total power consumption than the original and was effective against DPA and CPA attacks. An important factor of successfully implementing DPA or CPA attacks, which is the number of power traces, is also analyzed in this paper.
Keywords :
correlation methods; cryptography; encoding; field programmable gate arrays; formal logic; power consumption; power measurement; CPA attacks; DPA attacks; NCL; SCA standard evaluation FPGA board SASEBO-GII; asynchronous S-Box design; clock free SCA; correlation power analysis attacks; cryptographic circuit; differential power analysis; dual-rail encoding; embedded secret keys decipher; hardware implementation; low-power asynchronous advanced encryption standard substitution box design; monotonic transitions; null convention logic; power analysis attacks evaluation; power analysis attacks measurement; power traces; side channel attack; specihed SCA standard evaluation field-programmable gate array board; synchronous S-Box design; Cryptography; Field programmable gate arrays; Hardware; Logic gates; Power demand; Power measurement; Correlation power analysis (CPA); differential power analysis (DPA); energy consumption; field-programmable gate array (FPGA) implementation; instrumentation and measurement; null convention logic (NCL); power/noise measurement; security; side channel attack (SCA); substitution box (S-Box);
fLanguage :
English
Journal_Title :
Instrumentation and Measurement, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9456
Type :
jour
DOI :
10.1109/TIM.2012.2200399
Filename :
6215050
Link To Document :
بازگشت