DocumentCode :
1537717
Title :
DCT implementation with distributed arithmetic
Author :
Yu, Sungwook ; Swartziander, E.E.
Author_Institution :
Intel Corp., Austin, TX, USA
Volume :
50
Issue :
9
fYear :
2001
fDate :
9/1/2001 12:00:00 AM
Firstpage :
985
Lastpage :
991
Abstract :
This paper presents an efficient method for implementing the Discrete Cosine Transform (DCT) with distributed arithmetic. While conventional approaches use the original DCT algorithm or the even-odd frequency decomposition of the DCT algorithm, the proposed architecture uses the recursive DCT algorithm and requires less area than the conventional approaches, regardless of the memory reduction techniques employed in the ROM Accumulators (RACs). An efficient architecture for implementing the scaled DCT with distributed arithmetic is also proposed. The new architecture requires even less area while keeping the same structural regularity for an easy VLSI implementation. A comparison of synthesized DCT processors shows that the proposed method reduces the hardware area of regular and scaled DCT processors by 17 percent and 23 percent, respectively, relative to a conventional design. With the row-column decomposition method, the proposed architectures can be easily extended to compute the two-dimensional DCT required in many image compression applications such as HDTV
Keywords :
data compression; discrete cosine transforms; distributed arithmetic; image coding; DCT implementation; HDTV; ROM Accumulators; discrete cosine transform; distributed arithmetic; even-odd frequency decomposition; image compression; memory reduction; row-column decomposition; structural regularity; Arithmetic; Computer architecture; Discrete cosine transforms; Distributed computing; Frequency; HDTV; Hardware; Image coding; Read only memory; Very large scale integration;
fLanguage :
English
Journal_Title :
Computers, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9340
Type :
jour
DOI :
10.1109/12.954513
Filename :
954513
Link To Document :
بازگشت