Title :
An improved latching pulse design for dynamic sense amplifiers
Author :
Yuan, Jiann S. ; Liou, Juin J.
Author_Institution :
Dept. of Electr. Eng., Univ. of Central Florida, Orlando, FL, USA
fDate :
10/1/1990 12:00:00 AM
Abstract :
A generalized optimal latching pulse for dynamic sense-amplifier design has been derived. The model equations account for threshold-voltage imbalance bit-line capacitance imbalance, current-gain imbalance, gate capacitance and intra-bit-line capacitive coupling effect, channel-length modulation, source-body effect, and temperature sensitivity in a unified manner. Computer simulations of the analytical equations, including those effects, are presented. The analytical results provide physical insight into sensing speed and the sensitivity of optimized waveforms in terms of process imbalances, device model parameters, and circuit design variables. A design implementation for fast sense-amplifier operation is also presented to demonstrate the utility of the model equations for practical application
Keywords :
DRAM chips; MOS integrated circuits; amplifiers; equivalent circuits; flip-flops; MOS flip-flop; channel-length modulation; circuit design variables; current-gain imbalance; device model parameters; dynamic sense amplifiers; gate capacitance; intra-bit-line capacitive coupling effect; latching pulse design; source-body effect; temperature sensitivity; threshold-voltage imbalance bit-line capacitance imbalance; Application software; Capacitance; Circuit testing; Computer errors; Computer simulation; Equations; Error correction; Error correction codes; Pulse amplifiers; Solid state circuits;
Journal_Title :
Solid-State Circuits, IEEE Journal of