• DocumentCode
    15381
  • Title

    FPGA Implementation of a PWM for a Three-Phase DC–AC Multilevel Active-Clamped Converter

  • Author

    Lupon, Emili ; Busquets-Monge, Sergio ; Nicolas-Apruzzese, Joan

  • Author_Institution
    Dept. of Electron. Eng., Tech. Univ. of Catalonia, Barcelona, Spain
  • Volume
    10
  • Issue
    2
  • fYear
    2014
  • fDate
    May-14
  • Firstpage
    1296
  • Lastpage
    1306
  • Abstract
    With the aim to implement a suitable controller for a three-phase dc-ac multilevel active-clamped converter to enable its use in practice, and as a first step toward a full closed-loop converter control implementation into a single field-programmable gate array (FPGA) device, this paper presents the structure and features of an FPGA implementation of an appropriate pulsewidth modulation (PWM) strategy. The selected PWM strategy guarantees dc-link capacitor voltage balance in every switching cycle, and covers both the undermodulation and overmodulation regions. A flexible implementation is conceived, allowing the variation of important operating parameters, such as the modulation index and switching frequency, through a simple user interface. The key aspects to achieve an efficient and robust FPGA implementation are discussed. Experimental results in a four-level converter prototype controlled with an Altera Cyclone III device under different operating conditions match fairly well with the expected results obtained through simulation, thus verifying the accurate performance of the FPGA-based modulator.
  • Keywords
    DC-AC power convertors; PWM power convertors; closed loop systems; electric current control; field programmable gate arrays; phase control; switching convertors; user interfaces; Altera Cyclone III device; DC-link capacitor voltage balance; FPGA; PWM converter; field-programmable gate array; four-level converter prototype; full closed-loop converter control implementation; overmodulation region; pulsewidth modulation strategy; switching frequency cycle; three-phase DC-AC multilevel active-clamped converter; undermodulation region; user interface; Field programmable gate arrays; Hardware; Pulse width modulation; Switches; Topology; Vectors; Field-programmable gate array (FPGA); multilevel active-clamped (MAC) converter; pulsewidth modulation (PWM);
  • fLanguage
    English
  • Journal_Title
    Industrial Informatics, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1551-3203
  • Type

    jour

  • DOI
    10.1109/TII.2014.2309483
  • Filename
    6754130