DocumentCode :
1539086
Title :
A 1-GIPS Josephson data processor
Author :
Hatano, Yuji ; Yano, Shin Ichirou ; Mori, Hiroyuki ; Yamada, Hiroji ; Hirano, Mikio
Author_Institution :
Hitachi Ltd., Tokyo, Japan
Volume :
26
Issue :
6
fYear :
1991
fDate :
6/1/1991 12:00:00 AM
Firstpage :
880
Lastpage :
883
Abstract :
A 4-b data processor with 16-instruction set and 1-kb external-RAM access capability has been designed, fabricated, and tested. Each instruction is treated by a three-stage pipeline of instruction fetch, data fetch, and decode/execute. The chip is operable under a 1-GHz clock, and it has a peak performance of 1 GIPS. The fabrication process is 2.5-μm-rule Nb/AlOx/Nb. An interface circuit to access the all DC-powered 1-kb external-RAM chip is installed. The AC power is utilized with both polarities in each of the four blocks, thus realizing an eightfold serial power supply. Power consumption is 40 mW. Half of the function tests have been completed at low frequency (10 kHz). Part of the processor operated at 1 GHz
Keywords :
Josephson effect; pipeline processing; superconducting processor circuits; 1 GIPS; 16-instruction set; 2.5 micron; 4 bits; 40 mW; Josephson data processor; Nb-AlOx-Nb; data fetch; external-RAM access capability; instruction fetch; interface circuit; peak performance; power consumption; three-stage pipeline; Circuit testing; Clocks; Decoding; Digital signal processing; Flip-flops; Microcomputers; Niobium; Pipelines; Power dissipation; Registers;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.78278
Filename :
78278
Link To Document :
بازگشت