DocumentCode :
1539702
Title :
Dual basis systolic multipliers for GF(2m)
Author :
Fenn, S.T.J. ; Benaissa, M. ; Taylor, O.
Author_Institution :
Sch. of Eng., Huddersfield Polytech., UK
Volume :
144
Issue :
1
fYear :
1997
fDate :
1/1/1997 12:00:00 AM
Firstpage :
43
Lastpage :
46
Abstract :
Two systolic multipliers for GF(2m) are presented, one bit-serial and one bit-parallel. Both multipliers are hardware efficient and support pipelining. Both architectures are highly regular, require only local communication lines and have longest delay paths independent of m. Consequently these multipliers can be clocked at high speeds and are suitable for VLSI implementation. The design of both these multipliers is also independent of the defining irreducible polynomial for the field
Keywords :
Reed-Solomon codes; VLSI; error correction codes; logic design; multiplying circuits; GF(2m); VLSI implementation; bit-parallel; bit-serial; dual basis systolic multipliers; irreducible polynomial; local communication lines; longest delay paths; pipelining;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:19970660
Filename :
581343
Link To Document :
بازگشت