Title :
Variability impact on on-chip memory data paths
Author :
Amat, Esteve ; Calomarde, Antonio ; Canal, Ramon ; Rubio, Albert
Author_Institution :
CEA-LETI, Grenoble, France
fDate :
Sept. 29 2014-Oct. 1 2014
Abstract :
Process variations have a large impact on device and circuit reliability and performance. Few studies are focused on their impact on more complex systems, as for example their influence in a data path. In our study, the impact of variations in the memory cell block is the largest measured, as it is usually designed with the minimum device dimensions. Moreover, we observe a significant influence of the device type (p/nMOS) used to implement the memory cell in terms of delay and variability robustness.
Keywords :
integrated circuit reliability; integrated memory circuits; circuit reliability; on-chip memory; p/nMOS; CMOS integrated circuits; Delays; FinFETs; Flip-flops; Performance evaluation; Reliability; DRAM; delay; temperature; variability;
Conference_Titel :
CMOS Variability (VARI), 2014 5th European Workshop on
Conference_Location :
Palma de Mallorca
DOI :
10.1109/VARI.2014.6957086