DocumentCode :
1541806
Title :
A 24-b 50-ns digital image signal processor
Author :
Nakagawa, Shin-ichi ; Terane, Hideyuki ; Matsumura, Tetsuya ; Segawa, Hiroshi ; Yoshimoto, Masahiko ; Shinohara, Hirofumi ; Kato, Shu-ichi ; Hatanaka, Masahiro ; Ohira, Hideo ; Kato, Yoshiaki ; Iwatsuki, Mamoru ; Tabuchi, Kinya ; Horiba, Yasutaka
Author_Institution :
Mitsubishi Electr. Corp., Hyogo, Japan
Volume :
25
Issue :
6
fYear :
1990
fDate :
12/1/1990 12:00:00 AM
Firstpage :
1484
Lastpage :
1493
Abstract :
A 50-ns digital image signal processor (DISP)-an image/video application-specific VLSI chip-is discussed. This chip integrates 538 K transistors and dissipates 1.4 W at a 40-MHz clock. It is based on a 24-b fixed-point architecture with a five-stage pipeline. The DISP features a real-time processing capability realized by an enhanced parallel architecture, video-oriented data processing functions, and an instruction cycle time that is typically 35 ns, and 50 ns at worst. This 50-ns cycle time allows the DISP to execute mor than 60-million operations per second (MOPS). High-density 1.0-μm CMOS technology allows numerous on-chip features, including specified resources optimized for image processing. This allows a flexible hardware implementation of various algorithms for picture coding. Several circuit design techniques that are intended to attain a fast instruction cycle are reviewed, including distributed instruction decoding and a hierarchical clocking circuit. The LSI has been designed by the extensive use of a cell-based design method. The processor incorporates a sophisticated testing function compatible with a cell-based design environment
Keywords :
CMOS integrated circuits; VLSI; computerised picture processing; digital signal processing chips; parallel architectures; pipeline processing; real-time systems; 1 micron; 1.4 W; 24 bit; 35 to 50 ns; 40 MHz; CMOS technology; DSP; application-specific VLSI chip; cell-based design method; digital image signal processor; distributed instruction decoding; five-stage pipeline; fixed-point architecture; hierarchical clocking circuit; instruction cycle time; parallel architecture; picture coding; real-time processing capability; testing function; video-oriented data processing functions; CMOS process; CMOS technology; Clocks; Data processing; Digital images; Image processing; Parallel architectures; Pipelines; Signal processing; Very large scale integration;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.62184
Filename :
62184
Link To Document :
بازگشت