DocumentCode :
1541908
Title :
High resolution ADC using phase modulation-demodulation architecture
Author :
Rylov, S.V. ; Brock, D.K. ; Gaidarenko, D.V. ; Kirichenko, A.F. ; Vogt, J.M. ; Semenov, V.K.
Author_Institution :
HYPRES, Elmsford, NY, USA
Volume :
9
Issue :
2
fYear :
1999
fDate :
6/1/1999 12:00:00 AM
Firstpage :
3016
Lastpage :
3019
Abstract :
We report successful demonstration of a fully operational integrated superconducting ADC system based on a phase modulation/demodulation architecture. It consists of a high-resolution ADC chip with a multiple-channel race arbiter and integrated bit-pipelined decimation filter, an interface electronics block converting the ADC output to standard ECL form at sampling rates up to 200 MHz, and a computerized test station performing data acquisition, processing and display in real time. We have demonstrated a fully functional 14-bit ADC chip with 2-channel race arbiter and 16-bit decimation filter with 1:64 decimation ratio operating at 11.2 GS/s. By using additional decimation filtering of the ADC output at room temperature we demonstrated its dynamic programmability and resolution-bandwidth tradeoff. The measured ADC performance (on effective bits) was competitive with the best semiconductor high-resolution ADCs.
Keywords :
analogue-digital conversion; demodulation; phase modulation; superconducting integrated circuits; 14 bit; 16 bit; 200 MHz; decimation filter; high resolution ADC chip; integrated superconducting ADC; phase modulation-demodulation architecture; race arbiter; Computer architecture; Computer displays; Computer interfaces; Demodulation; Electronic equipment testing; High performance computing; Performance evaluation; Phase modulation; Sampling methods; Superconducting filters;
fLanguage :
English
Journal_Title :
Applied Superconductivity, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8223
Type :
jour
DOI :
10.1109/77.783664
Filename :
783664
Link To Document :
بازگشت