DocumentCode :
1543977
Title :
Parallel computer vision on a reconfigurable multiprocessor network
Author :
Ehandarkar, S.M. ; Arabnia, Hamid R.
Author_Institution :
Dept. of Comput. Sci., Georgia Univ., Athens, GA, USA
Volume :
8
Issue :
3
fYear :
1997
fDate :
3/1/1997 12:00:00 AM
Firstpage :
292
Lastpage :
309
Abstract :
A novel reconfigurable architecture based on a multiring multiprocessor network is described. The reconfigurability of the architecture is shown to result in a low network diameter and also a low degree of connectivity for each node in the network. The mathematical properties of the network topology and the hardware for the reconfiguration switch are described. Primitive parallel operations on the network topology are described and analyzed. The architecture is shown to contain 2D mesh topologies of varying sizes and also a single one factor of the Boolean hypercube in any given configuration. A large class of algorithms for the 2D mesh and the Boolean n-cube are shown to map efficiently on the proposed architecture without loss of performance. The architecture is shown to be well suited for a number of problems in low and intermediate level computer vision such as the FFT, edge detection, template matching, and the Hough transform. Timing results for typical low and intermediate level vision algorithms on a transputer based prototype are presented
Keywords :
computer vision; multiprocessor interconnection networks; parallel algorithms; reconfigurable architectures; 2D mesh; 2D mesh topologies; Boolean hypercube; Boolean n-cube; FFT; Hough transform; connectivity; edge detection; mathematical properties; multiring multiprocessor network; network diameter; network topology; parallel computer vision; primitive parallel operations; reconfigurability; reconfigurable architecture; reconfigurable multiprocessor network; reconfiguration switch; template matching; transputer based prototype; Computer architecture; Computer vision; Hardware; Hypercubes; Image edge detection; Network topology; Performance loss; Reconfigurable architectures; Switches; Timing;
fLanguage :
English
Journal_Title :
Parallel and Distributed Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1045-9219
Type :
jour
DOI :
10.1109/71.584095
Filename :
584095
Link To Document :
بازگشت