Title :
Understanding the Basic Advantages of Bulk FinFETs for Sub- and Near-Threshold Logic Circuits From Device Measurements
Author :
Crupi, F. ; Alioto, M. ; Franco, J. ; Magnone, P. ; Togo, M. ; Horiguchi, N. ; Groeseneken, G.
Author_Institution :
Dipt. di Elettron., Inf. e Sist., Univ. della Calabria, Rende, Italy
fDate :
7/1/2012 12:00:00 AM
Abstract :
This study aims to understand the potential of bulk FinFET technology from the perspective of sub- and near-threshold logic circuits down to 100-mV bias voltage. Measurements are performed on bulk FinFETs with a channel length of 60 nm, a fin height of 33 nm, and a fin width of only 14 nm and with a high- k/metal-gate stack having an equivalent thickness in inversion of 1.6 nm. For comparison purposes, measurements are also performed on bulk planar FETs with the same channel length and similar gate stack. FinFETs show a stronger dependence of the drain current on the gate voltage and a lower dependence on the drain and body biases w.r.t. planar devices. After adjusting for the different threshold voltages, FinFETs exhibit perfect balance between n- and p-FETs at any applied bias in the sub- and near-threshold regimes. As a consequence, FinFET logic circuits have significantly improved voltage scalability from the perspective of dc robustness and of performance/energy.
Keywords :
MOS logic circuits; FinFET logic circuits; bulk FinFET technology; bulk planar FET; channel length; dc robustness; device measurements; drain current; gate voltage; high-k/metal-gate stack; near-threshold logic circuits; size 14 nm; size 33 nm; size 60 nm; subthreshold logic circuits; threshold voltages; voltage 100 mV; voltage scalability; CMOS integrated circuits; FinFETs; Inverters; Logic gates; Performance evaluation; Scalability; Very large scale integration; Bulk FinFET; VLSI; digital circuits; subthreshold CMOS;
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2012.2200171