DocumentCode :
1544694
Title :
Efficient realizations of encoders and decoders based on the 2-D discrete wavelet transform
Author :
Chakrabarti, Chaitali ; Mumford, Clint
Author_Institution :
Dept. of Electr. Eng., Arizona State Univ., Tempe, AZ, USA
Volume :
7
Issue :
3
fYear :
1999
Firstpage :
289
Lastpage :
298
Abstract :
In this paper, we present architectures and scheduling algorithms for encoders and decoders that are based on the two-dimensional discrete wavelet transform. We consider the design of encoders and decoders individually, as well as in an integrated encoder-decoder system. We propose architectures ranging from a single-instruction multiple-data processor arrays to folded architectures that are suitable for single-chip implementations. The scheduling algorithms for the folded architectures range from those that try to minimize the latency to those that try to minimize the storage and keep the data flow regular. We include a comparison of the performance of these algorithms to aid the designer in choosing one that is best suited for a specific application.
Keywords :
decoding; discrete wavelet transforms; encoding; parallel architectures; processor scheduling; SIMD processor array; decoder; encoder; folded architecture; scheduling algorithm; single chip; two-dimensional discrete wavelet transform; Computer architecture; Continuous wavelet transforms; Decoding; Delay; Discrete wavelet transforms; Filter bank; Low pass filters; Scheduling algorithm; Two dimensional displays; Very large scale integration;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.784090
Filename :
784090
Link To Document :
بازگشت