DocumentCode :
1544846
Title :
Global (interconnect) warming
Author :
Banerjee, Kaustav ; Mehrotra, Amit
Volume :
17
Issue :
5
fYear :
2001
fDate :
9/1/2001 12:00:00 AM
Firstpage :
16
Lastpage :
32
Abstract :
This article presents a comprehensive analysis of the thermal effects in advanced high-performance VLSI interconnect systems arising due to self-heating under various circuit conditions, including electrostatic discharge (ESD). Technology (Cu, low-k, etc.) and scaling effects on the thermal characteristics of the interconnects, and on their electromigration (EM) reliability, have been analyzed simultaneously, which have important implications for providing robust and aggressive deep sub-micron (DSM) interconnect design guidelines. The analysis takes into account the effects of increasing interconnect (Cu) resistivity with decreasing line dimensions and the effect of a finite barrier metal thickness. Furthermore, the impact of these thermal effects on the design (driver sizing) and optimization of the interconnect length between repeaters at the global-tier signal lines are investigated. Finally, the reliability implications for minimum-sized vias in optimally buffered signal nets will also be quantified
Keywords :
VLSI; electromigration; electrostatic discharge; integrated circuit interconnections; integrated circuit reliability; Cu; VLSI interconnect; deep submicron technology; electrical resistivity; electromigration reliability; electrostatic discharge; metal barrier metal; self-heating; thermal effects; Conductivity; Design optimization; Electromigration; Electrostatic analysis; Electrostatic discharge; Guidelines; Integrated circuit interconnections; Robustness; Signal design; Very large scale integration;
fLanguage :
English
Journal_Title :
Circuits and Devices Magazine, IEEE
Publisher :
ieee
ISSN :
8755-3996
Type :
jour
DOI :
10.1109/101.960685
Filename :
960685
Link To Document :
بازگشت