DocumentCode
1546840
Title
An ATM routing and concentration chip for a scalable multicast ATM switch
Author
Chao, H. Jonathan ; Uzun, Necdet
Author_Institution
Dept. of Electr. Eng., Polytech. Univ., Brooklyn, NY, USA
Volume
32
Issue
6
fYear
1997
fDate
6/1/1997 12:00:00 AM
Firstpage
816
Lastpage
828
Abstract
We have proposed a new architecture for building a scalable multicast ATM switch from a few tens to a few thousands of input/output ports. The switch, called the Abacus switch, employs input and output buffering schemes. Cell replication, cell routing, and output contention resolution are all performed in a distributed way so that the switch can be scaled up to a large size. The Abacus switch adopts a novel algorithm to resolve the contention of both multicast and unicast cells destined for the same output port (or output module). The switch can also handle multiple priority traffic by routing cells according to their priority levels. This paper describes a key ASIC chip for building the Abacus switch. The chip, called the ATM routing and concentration (ARC) chip, contains a two-dimensional array (3×32) of switch elements that are arranged in a cross-bar structure. It provides the flexibility of configuring the chip into different group sizes to accommodate different ATM switch sizes. The ARC chip has been designed and fabricated using 0.8-μm CMOS technology and tested to operate correctly at 240 MHz, Although the ARC chip was designed to handle the line rate at OC-3 (155 Mb/s), the Abacus switch can accommodate a much higher line rate at OC-12 (622 Mb/s) or OC-48 (2.5 Gb/s) by using a bit-sliced technique or distributing cells in a cyclic order to different inputs of the ARC chip. When the latter scheme is used, the cell sequence is retained at the output of the Abacus switch
Keywords
CMOS digital integrated circuits; application specific integrated circuits; asynchronous transfer mode; electronic switching systems; parallel processing; switching circuits; telecommunication network routing; 0.8 mum; 155 Mbit/s; 2.5 Gbit/s; 240 MHz; 622 Mbit/s; ASIC chip; ATM concentration chip; ATM routing chip; Abacus switch; CMOS technology; OC-12 line rate; OC-3 line rate; OC-48 line rate; bit-sliced technique; cell replication; cell routing; cross-bar structure; cyclic order cell distribution; input buffering schemes; multiple priority traffic; output buffering schemes; output contention resolution; scalable multicast ATM switch; two-dimensional switch element array; Application specific integrated circuits; Asynchronous transfer mode; Buildings; CMOS technology; Chaos; Multicast algorithms; Routing; Switches; Throughput; Unicast;
fLanguage
English
Journal_Title
Solid-State Circuits, IEEE Journal of
Publisher
ieee
ISSN
0018-9200
Type
jour
DOI
10.1109/4.585274
Filename
585274
Link To Document