DocumentCode :
1549057
Title :
Image processing chip for small object detection
Author :
LeRiguer, E. ; Woods, R. ; Ridge, D. ; McCanny, J.
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Queen´´s Univ., Belfast, UK
Volume :
146
Issue :
2
fYear :
1999
fDate :
4/1/1999 12:00:00 AM
Firstpage :
49
Lastpage :
54
Abstract :
A new, front-end image processing chip is presented for real-time small object detection. It has been implemented using a 0.6 μ, 3.3 V CMOS technology and operates on 10-bit input data at 54 megasamples per second. It occupies an area of 12.9 mm×13.6 mm (including pads), dissipates 1.5 W, has 92 I/O pins and is to be housed in a 160-pin ceramic quarter flat-pack. It performs both one- and two-dimensional FIR filtering and a multilayer perceptron (MLP) neural network function using a reconfigurable array of 21 multiplication-accumulation cells which corresponds to a window size of 7×3. The chip can cope with images of 2047 pixels per line and can be cascaded to cope with larger window sizes. The chip performs two billion fixed point multiplications and additions per second
Keywords :
CMOS digital integrated circuits; FIR filters; digital signal processing chips; image processing; multilayer perceptrons; neural chips; object detection; 0.6 micron; 1.5 W; 10 bit; 3.3 V; CMOS technology; ceramic quarter flat pack; front-end image processing chip; multilayer perceptron neural network; multiplication-accumulation cells; one-dimensional FIR filtering; real-time small object detection; reconfigurable array; two-dimensional FIR filtering;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2409
Type :
jour
DOI :
10.1049/ip-cds:19990120
Filename :
785294
Link To Document :
بازگشت