Title :
A low-power array multiplier using separated multiplication technique
Author :
Han, Chang-Young ; Park, Hyoung-Joon ; Kim, Lee-Sup
Author_Institution :
Multimedia VLSI Lab., KAIST, Taejon, South Korea
fDate :
9/1/2001 12:00:00 AM
Abstract :
The authors propose a separated multiplication technique that can be used in digital image signal processing such as finite impulse response (FIR) filters to reduce the power dissipation. Since the 2-D image data have high spatial redundancy, such that the higher bits of input pixels are hardly changed, the redundant multiplication of higher bits is avoided by separating multiplication into higher and lower parts. The calculated values of the higher bits are stored in memory cells, caches, such that they can be reused when a cache hit occurs. Therefore, the dynamic power is reduced by about 14% in multipliers by using the proposed separated multiplication technique (SMT) and in a 1-D 4-tap FIR filter by about 10%
Keywords :
FIR filters; VLSI; cellular arrays; digital arithmetic; digital filters; image processing; integrated logic circuits; low-power electronics; multiplying circuits; 2D image data; DSP; FIR filter; caches; digital image signal processing; dynamic power reduction; finite impulse response filters; low-power array multiplier; memory cells; power dissipation reduction; separated multiplication technique; spatial redundancy; Array signal processing; Digital filters; Digital images; Digital signal processing; Discrete wavelet transforms; Energy dissipation; Finite impulse response filter; Power system reliability; Redundancy; Signal processing algorithms;
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on