DocumentCode :
1549746
Title :
Network on a chip: modeling wireless networks with asynchronous VLSI
Author :
Manohar, Rajit ; Kelly, Clinton, IV
Author_Institution :
Cornell Univ., Ithaca, NY, USA
Volume :
39
Issue :
11
fYear :
2001
fDate :
11/1/2001 12:00:00 AM
Firstpage :
149
Lastpage :
155
Abstract :
We introduce the notion of a network on a chip: a programmable asynchronous VLSI architecture for fast and efficient simulation of wireless networks. The approach is inspired by the remarkable similarity between networks and asynchronous VLSI. Our approach results in simulators that can evaluate network scenarios much faster than real time, enabling a new class of network protocols that can dynamically change their behavior based on feedback from in situ simulation. We describe our simulation architecture, and present results that validate our approach
Keywords :
CMOS integrated circuits; VLSI; asynchronous circuits; discrete event simulation; land mobile radio; network topology; programmable circuits; protocols; telecommunication traffic; asynchronous VLSI; feedback; in situ simulation; network on a chip; network protocol; network scenarios; programmable asynchronous VLSI architecture; simulation architecture; simulators; wireless networks; Computer architecture; Feedback; IP networks; Mobile ad hoc networks; Network topology; Network-on-a-chip; Protocols; Quality of service; Very large scale integration; Wireless networks;
fLanguage :
English
Journal_Title :
Communications Magazine, IEEE
Publisher :
ieee
ISSN :
0163-6804
Type :
jour
DOI :
10.1109/35.965373
Filename :
965373
Link To Document :
بازگشت