DocumentCode :
1551799
Title :
Analysis and optimization of a uniform long wire and driver
Author :
Mu, Fenghao ; Svensson, Christer
Author_Institution :
SwitchCore AB, Lund, Sweden
Volume :
46
Issue :
9
fYear :
1999
fDate :
9/1/1999 12:00:00 AM
Firstpage :
1086
Lastpage :
1100
Abstract :
An analytical delay model of a uniform wire and driver, based on a combination of a switch-level model and Elmore delay is developed for the on-chip interconnections. The model is utilized for the optimization of delay, power, area, or combinations thereof, subject to different constraints. A linear relation between wire width and transistor widths is proposed, which leads to closed-form solutions to the optimization problems. These solutions are valid also for a multistage uniform wire and driver and are easily used in practical design. The solutions are compared to SPICE simulated results, using practical process parameters. Results show that the root of mean square (rms) errors of delay and power between SPICE simulation and the proposed method are around 3%
Keywords :
SPICE; VLSI; circuit optimisation; circuit simulation; delays; integrated circuit interconnections; integrated circuit modelling; wiring; Elmore delay; SPICE simulated results; analytical delay model; area; closed-form solutions; linear relation; multistage uniform wire; on-chip interconnections; optimization problems; power; process parameters; switch-level model; transistor widths; uniform long wire; wire width; Analytical models; Clocks; Closed-form solution; Constraint optimization; Delay estimation; Driver circuits; Energy consumption; SPICE; Switches; Wire;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Fundamental Theory and Applications, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7122
Type :
jour
DOI :
10.1109/81.788810
Filename :
788810
Link To Document :
بازگشت