DocumentCode :
1553945
Title :
Efficient extra material critical area algorithms
Author :
Allan, Gerard A. ; Walton, Anthony J.
Author_Institution :
Dept. of Electron. & Electr. Eng., Edinburgh Univ., UK
Volume :
18
Issue :
10
fYear :
1999
fDate :
10/1/1999 12:00:00 AM
Firstpage :
1480
Lastpage :
1486
Abstract :
Two algorithms that calculate the critical areas of integrated circuit mask layout for extra material defects are presented. The first algorithm generates a set of edges that define the critical area of the layout for a given defect size. The second algorithm generates the set of fault critical area edges. These identify all possible extra material circuit faults that can occur from a defect of a given size. The edges are used to generate fault critical areas which are classified by the list of circuit nodes that are shorted by a defect of a given size falling within that area. These algorithms can be used as a framework on which other critical area algorithms can be generated, notably missing material and pinhole critical generation. The algorithms presented in this paper have the advantage that they are not restricted to Manhattan layout and that they are computationally efficient
Keywords :
circuit layout CAD; integrated circuit layout; critical area algorithm; extra material defects; faults; integrated circuit mask layout; Area measurement; Circuit faults; Circuit testing; Design engineering; Fault diagnosis; Helium; Integrated circuit layout; Integrated circuit yield; Redundancy; Yield estimation;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.790624
Filename :
790624
Link To Document :
بازگشت