DocumentCode :
1554311
Title :
Hybrid scheme for low-power set associative caches
Author :
Calagos, M. ; Chu, Yong
Author_Institution :
Electr. Eng., Univ. of Texas Pan American, Edinburg, TX, USA
Volume :
48
Issue :
14
fYear :
2012
Firstpage :
819
Lastpage :
821
Abstract :
Proposed is a dual-mode-access cache to reduce power consumption in set associative caches for embedded systems. The proposed scheme introduces a pre-cache buffer to determine how to access the cache. This is a buffered dual-mode cache scheme. The proposed cache shows better prediction rates and lower power consumption than conventional caches, such as the phased cache or the way-prediction cache. Cacti and Simplescalar simulators have been used for these simulations using SPEC2000 benchmark programs. Experimental results show that the proposed cache reduces power consumption by an average of 19.7% over conventional caches.
Keywords :
cache storage; content-addressable storage; low-power electronics; power consumption; buffered dual-mode cache; dual-mode-access cache; embedded systems; hybrid scheme; low-power set associative caches; phased cache; power consumption; precache buffer; way-prediction cache;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2012.1434
Filename :
6235141
Link To Document :
بازگشت