Title :
A novel technique for efficient parallel implementation of a classical logic/fault simulation problem
Author_Institution :
IBM Thomas J. Watson Res. Center, Yorktown Heights, NY, USA
fDate :
12/1/1988 12:00:00 AM
Abstract :
A technique is presented for formulating the logic/fault simulation of VLSI array logic in terms of standard vector and matrix operation primitives that are well supported on all scientific supercomputers, high-end mainframes, and minisupercomputers that provide vector parallel hardware and software. The overall computing environment is assumed to be a scientific/engineering one, with Fortran as the primary coding medium and the hardware biased toward numerically intensive applications
Keywords :
logic CAD; logic arrays; parallel processing; VLSI; array logic; logic/fault simulation; parallel implementation; vector parallel; Application software; Boolean functions; Computational modeling; Hardware; Logic arrays; Logic design; Logic testing; Programmable logic arrays; Software standards; Supercomputers; Very large scale integration;
Journal_Title :
Computers, IEEE Transactions on