DocumentCode :
1556877
Title :
Multi- V_{T} UTBB FDSOI Device Architectures for Low-Power CMOS Circuit
Author :
Noel, Jean-Philippe ; Thomas, Olivier ; Jaud, Marie-Anne ; Weber, Olivier ; Poiroux, Thierry ; Fenouillet-Beranger, Claire ; Rivallin, Pierrette ; Scheiblin, Pascal ; Andrieu, François ; Vinet, Maud ; Rozeau, Olivier ; Boeuf, Frédéric ; Faynot, Olivier ;
Author_Institution :
Lab. d´´Electron. et de Technol. de l´´Inf., Commissariat a l´´Energie Atomique, Grenoble, France
Volume :
58
Issue :
8
fYear :
2011
Firstpage :
2473
Lastpage :
2482
Abstract :
This paper analyzes the potential of fully depleted silicon-on-insulator (FDSOI) technology as a multiple threshold voltage VT platform for digital circuits compatible with bulk complementary metal-oxide-semiconductor (CMOS). Various technology options, such as gate materials, buried oxide thickness, back plane doping type, and back biasing, were investigated in order to achieve a technology platform that offers at least three distinct VT options (high-VT, standard- VT, and low-VT ). The multi-VT technology platform highlighted in this paper was developed with standard CMOS circuit design constraints in mind; its compatibility in terms of design and power management techniques, as well as its superior performance with regard to bulk CMOS, are described. Finally, it is shown that a multi-VT technology platform based on two gate materials offers additional advantages as a competitive solution. The proposed approach enables excellent channel electrostatic control and low VT variability of the FDSOI process. The viability of the proposed concept has been studied through technology computer-aided design simulations and demonstrated through experimental measurements on 30-nm gate length devices.
Keywords :
CMOS digital integrated circuits; integrated circuit design; low-power electronics; silicon-on-insulator; CMOS circuit design constraints; back biasing; back plane doping; bulk complementary metal-oxide-semiconductor; buried oxide thickness; channel electrostatic control; computer-aided design simulations; digital circuits; fully depleted silicon-on-insulator technology; gate length devices; gate materials; low-power CMOS circuit; multiple threshold voltage platform; multivoltage UTBB FDSOI device architectures; power management techniques; size 30 nm; CMOS integrated circuits; Computer architecture; Doping; Logic gates; MOS devices; Microprocessors; Silicon; Back plane (BP); multi-$V_{T}$ ; ultra-thin body and buried oxide (BOX) FDSOI (UTBB FDSOI); well implant;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2011.2155658
Filename :
5887404
Link To Document :
بازگشت