• DocumentCode
    1557564
  • Title

    Bulk-layout-compatible 0.18-μm SOI-CMOS technology using body-tied partial-trench-isolation (PTI)

  • Author

    Hirano, Yuuichi ; Maeda, Shigenobu ; Matsumoto, Takuji ; Nii, Koji ; Iwamatsu, Toshiaki ; Yamaguchi, Yasuo ; Ipposhi, Takashi ; Kawashima, Hiroshi ; Maegawa, Shigeto ; Inuishi, Masahide ; Nishimura, Tadashi

  • Author_Institution
    ULSI Dev. Center, Mitsubishi Electr. Corp., Hyogo, Japan
  • Volume
    48
  • Issue
    12
  • fYear
    2001
  • fDate
    12/1/2001 12:00:00 AM
  • Firstpage
    2816
  • Lastpage
    2822
  • Abstract
    Partial-trench-isolated (PTI) 0.18-μm SOI-CMOS technology has been established to realize the body-tied structure and eliminate floating-body effects. The body potential of PTI SOI MOSFETs is fixed through the silicon layer under the PTI oxide. It was revealed that the body-tied PTI structure provides immunity from kink effects and improves drive current as compared with floating transistors. The SOI inherent merits were investigated by delay-time measurement. Low junction capacitance, coupling effects and low back-gate-bias effects of PTI CMOS offer excellent speed performance. Stable function and body-coupling benefits are obtained with proper body engineering. The full-bit functions of a 4-Mbit SRAM were obtained with a reasonable yield. The yield of the SOI SRAM is almost the same as that of the bulk SRAM. An abnormal leakage current was not observed up to a supply voltage of 2.6 V corresponding to the stress voltage of the burn-in process. It was demonstrated that PTI technology possesses layout and process compatibility with bulk. It is concluded that the PTI technology can expand SOI applications in system-level large-scale integrations (LSIs) by cutting off the floating-SOI constraint
  • Keywords
    CMOS memory circuits; SRAM chips; high-speed integrated circuits; integrated circuit layout; integrated circuit measurement; integrated circuit yield; isolation technology; leakage currents; silicon-on-insulator; 0.18 micron; 2.6 V; 4 Mbit; 4-Mbit SRAM; back-gate-bias effects; body-tied partial-trench-isolation; body-tied structure; bulk-layout-compatible SOI-CMOS technology; burn-in process stress voltage; coupling effects; delay-time measurement; drive current; floating-body effects elimination; full-bit functions; high-speed integrated circuit; junction capacitance; kink effects immunity; leakage current; speed performance; supply voltage; system-level LSIs; yield; Capacitance; Delay; Immune system; Large scale integration; Leakage current; MOSFETs; Random access memory; Silicon; Stress; Voltage;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/16.974709
  • Filename
    974709