DocumentCode :
1557592
Title :
Optimum Reliability Sizing for Complementary Metal Oxide Semiconductor Gates
Author :
Ibrahim, Walid ; Beiu, Valeriu ; Beg, Azam
Author_Institution :
Fac. of Inf. Technol., United Arab Emirates Univ., Al-Ain, United Arab Emirates
Volume :
61
Issue :
3
fYear :
2012
Firstpage :
675
Lastpage :
686
Abstract :
Introducing redundancy at the device-level has been proposed as the most effective way to improve reliability. With the remarkable reliability of the complementary metal oxide semiconductor (CMOS) transistors the semiconductor industry was able to fabricate, the research on device-level redundancy has reduced. However, the increasing sensitivity to noise and variations (due to the massive scaling) of the CMOS transistors has led to a revival of interest in device-level redundancy schemes during the last decade. In this paper, we introduce a novel transistor sizing method that can be used to significantly reduce the probability of failure of CMOS gates due to threshold voltage variations. The method has almost no impact on the occupied area. For a given reliability target, the proposed sizing method provides very large scale integration (VLSI) designers with several transistor sizing options which allow them to optimize the trade-off between reliability and the traditional power-area-delay design parameters. The simulation results reported in this paper will show that the proposed transistor sizing method can improve the reliabilities of classical INV, NAND-2, and NOR-2 CMOS gates by factors of more than 105, 10, and 1010 respectively, while the area is increased by less than 50%.
Keywords :
CMOS logic circuits; VLSI; integrated circuit design; integrated circuit reliability; logic design; logic gates; CMOS transistors; INV CMOS gates; NAND-2 CMOS gates; NOR-2 CMOS gates; complementary metal oxide semiconductor gates; device level redundancy; optimum reliability sizing; power-area-delay design parameters; semiconductor industry; threshold voltage variations; transistor sizing method; very large scale integration; CMOS integrated circuits; Integrated circuit reliability; Logic gates; Metals; Redundancy; Transistors; Complementary metal oxide semiconductor gates; metal oxide semiconductor transistor; power delay product;
fLanguage :
English
Journal_Title :
Reliability, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9529
Type :
jour
DOI :
10.1109/TR.2012.2206249
Filename :
6239638
Link To Document :
بازگشت