• DocumentCode
    1558020
  • Title

    Clock Jitter Compensation in High-Rate ADC Circuits

  • Author

    Towfic, Zaid J. ; Ting, Shang-Kee ; Sayed, Ali H.

  • Author_Institution
    Dept. of Electr. Eng., Univ. of California, Los Angeles, CA, USA
  • Volume
    60
  • Issue
    11
  • fYear
    2012
  • Firstpage
    5738
  • Lastpage
    5753
  • Abstract
    Clock timing jitter refers to random perturbations in the sampling time in analog-to-digital converters (ADCs). The perturbations are caused by circuit imperfections in the sampling clock. This paper analyzes the effect of sampling clock jitter on the acquired samples in the midst of random noise. We propose low-complexity digital signal processing methods for estimating the jitter in real-time for direct downconversion receivers at high sampling rates. We also propose adaptive compensation methods for the jitter and analyze the performance of the proposed techniques in some detail as well as through simulations.
  • Keywords
    analogue-digital conversion; clocks; compensation; jitter; signal sampling; adaptive compensation methods; analog-to-digital converters; clock jitter compensation; clock timing jitter; direct downconversion receivers; high-rate ADC circuits; jitter estimation; low-complexity digital signal processing methods; random perturbations; sampling clock jitter effect; Clocks; Digital signal processing; Estimation; Jitter; Phase locked loops; Signal to noise ratio; Adaptive techniques; DSP techniques; analog-to-digital conversion (ADC); clock jitter; compensation; interpolation;
  • fLanguage
    English
  • Journal_Title
    Signal Processing, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1053-587X
  • Type

    jour

  • DOI
    10.1109/TSP.2012.2208958
  • Filename
    6241448